Skip to content

Arithmetic Unit, Arithmetic Logic Unit and Data Transferring using Tri-state Buffer register have been implemented using flip-flops and gates in Logisim.

License

Notifications You must be signed in to change notification settings

wnoyan/Digital-System-Design-Lab-Works

Repository files navigation

This repository contains following laboratory experiments:

  • Design of an Arithmetic Circuit
  • Design of an Arithmetic Logic Unit (ALU)
  • Data Transferring From One Tri-state Buffer Register to Another Through Bus
  • Introduction to Verilog Programming

Each experiment contains the following materials:

  • Circuit (.circ file)
  • Demo Video of circuit
  • Report on the experiment
  • Sequencial screenshots of circuit design

A Random Screenshot from lab work:

GitHub Logo Figure 1: Data Transferring From One Tri-state Buffer Register to Another Through Bus

About

Arithmetic Unit, Arithmetic Logic Unit and Data Transferring using Tri-state Buffer register have been implemented using flip-flops and gates in Logisim.

Topics

Resources

License

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published