Skip to content

Latest commit

 

History

History
19 lines (13 loc) · 1.46 KB

readme.md

File metadata and controls

19 lines (13 loc) · 1.46 KB

neorv32-examples

Some neorv32 examples for Intel FPGA boards using Quartus II and SEGGER Embedded Studio for RISC-V.

Board Family clk_i IMEM DMEM SDRAM
DE10-Lite MAX10 10M50DAF484C7G 90 MHz 64KB 32KB 64MB
DE1 Cyclone II EP2C20F484C7 50 MHz 16KB 8KB 8MB
DE0-Nano Cyclone IV EP4CE22F17C6N 100 MHz 32KB 16KB 32MB
DE0-CV Cyclone V 5CEBA4F23C7N 100 MHz 128KB 64KB 64MB
Cyclone V GX Starter Kit Cyclone V GX 5CGXFC5C6F27C7N 90 MHz 256KB 128KB 0MB

NEORV32 submodule removed because it will not downloaded in case of "Code > Download ZIP". That is why NEORV32 has now been integrated directly.

For the easier use of JTAG and a FTDI UART adapter there is now the "JTAG Terasic Adapter" available:

A Schematic and the Gerber files are also available.